fmc_masterfip_csr_pts
FMC masterFIP core registers
Wishbone slave for FMC masterFIP core
Contents:
1. Memory map summary
2. HDL symbol
3. Register description
3.1. rstn
3.2. led
3.3. id
3.4. dbg
3.5. adc
3.6. ext sync
3.7. ext sync raw input
3.8. ext sync pulses cnt
3.9. PTS options
3.10. speed
3.11. macrocycle lgth
3.12. turnaround lgth
3.13. silence lgth
3.14. macrocycle time cnt
3.15. macrocycles number cnt
3.16. turnaround time cnt
3.17. silence time cnt
3.18. tx ctrl
3.19. tx status
3.20. fieldrive status
3.21. fieldrive tx error counter
3.22. rx ctrl
3.23. rx status
3.24. fieldrive rx not carrier detect counter
3.25. rx data ctrl byte
3.26. rx data reg1
3.27. rx data reg2
3.28. rx data reg3
3.29. rx data reg4
3.30. rx data reg5
3.31. rx data reg6
3.32. rx data reg7
3.33. rx data reg8
3.34. rx data reg9
3.35. rx data reg10
3.36. rx data reg11
3.37. rx data reg12
3.38. rx data reg13
3.39. rx data reg14
3.40. rx data reg15
3.41. rx data reg16
3.42. rx data reg17
3.43. rx data reg18
3.44. rx data reg19
3.45. rx data reg20
3.46. rx data reg21
3.47. rx data reg22
3.48. rx data reg23
3.49. rx data reg24
3.50. rx data reg25
3.51. rx data reg26
3.52. rx data reg27
3.53. rx data reg28
3.54. rx data reg29
3.55. rx data reg30
3.56. rx data reg31
3.57. rx data reg32
3.58. rx data reg33
3.59. rx data reg34
3.60. rx data reg35
3.61. rx data reg36
3.62. rx data reg37
3.63. rx data reg38
3.64. rx data reg39
3.65. rx data reg40
3.66. rx data reg41
3.67. rx data reg42
3.68. rx data reg43
3.69. rx data reg44
3.70. rx data reg45
3.71. rx data reg46
3.72. rx data reg47
3.73. rx data reg48
3.74. rx data reg49
3.75. rx data reg50
3.76. rx data reg51
3.77. rx data reg52
3.78. rx data reg53
3.79. rx data reg54
3.80. rx data reg55
3.81. rx data reg56
3.82. rx data reg57
3.83. rx data reg58
3.84. rx data reg59
3.85. rx data reg60
3.86. rx data reg61
3.87. rx data reg62
3.88. rx data reg63
3.89. rx data reg64
3.90. rx data reg65
3.91. rx data reg66
3.92. tx ctrl byte
3.93. tx data reg1
3.94. tx data reg2
3.95. tx data reg3
3.96. tx data reg4
3.97. tx data reg5
3.98. tx data reg6
3.99. tx data reg7
3.100. tx data reg8
3.101. tx data reg9
3.102. tx data reg10
3.103. tx data reg11
3.104. tx data reg12
3.105. tx data reg13
3.106. tx data reg14
3.107. tx data reg15
3.108. tx data reg16
3.109. tx data reg17
3.110. tx data reg18
3.111. tx data reg19
3.112. tx data reg20
3.113. tx data reg21
3.114. tx data reg22
3.115. tx data reg23
3.116. tx data reg24
3.117. tx data reg25
3.118. tx data reg26
3.119. tx data reg27
3.120. tx data reg28
3.121. tx data reg29
3.122. tx data reg30
3.123. tx data reg31
3.124. tx data reg32
3.125. tx data reg33
3.126. tx data reg34
3.127. tx data reg35
3.128. tx data reg36
3.129. tx data reg37
3.130. tx data reg38
3.131. tx data reg39
3.132. tx data reg40
3.133. tx data reg41
3.134. tx data reg42
3.135. tx data reg43
3.136. tx data reg44
3.137. tx data reg45
3.138. tx data reg46
3.139. tx data reg47
3.140. tx data reg48
3.141. tx data reg49
3.142. tx data reg50
3.143. tx data reg51
3.144. tx data reg52
3.145. tx data reg53
3.146. tx data reg54
3.147. tx data reg55
3.148. tx data reg56
3.149. tx data reg57
3.150. tx data reg58
3.151. tx data reg59
3.152. tx data reg60
3.153. tx data reg61
3.154. tx data reg62
3.155. tx data reg63
3.156. tx data reg64
3.157. tx data reg65
3.158. tx data reg66
→
|
rst_n_i
|
|
rstn:
|
|
→
|
clk_sys_i
|
|
mf_rstn_core_o
|
→
|
⇒
|
wb_adr_i[7:0]
|
|
mf_rstn_fd_o
|
→
|
⇒
|
wb_dat_i[31:0]
|
|
mf_rstn_lock_o[15:0]
|
⇒
|
⇐
|
wb_dat_o[31:0]
|
|
mf_rstn_lock_wr_o
|
→
|
→
|
wb_cyc_i
|
|
|
|
⇒
|
wb_sel_i[3:0]
|
|
led:
|
|
→
|
wb_stb_i
|
|
mf_led_out_of_sync_o
|
→
|
→
|
wb_we_i
|
|
mf_led_rx_err_o
|
→
|
←
|
wb_ack_o
|
|
mf_led_rx_act_o
|
→
|
←
|
wb_stall_o
|
|
mf_led_sync_o
|
→
|
|
|
|
mf_led_tx_act_o
|
→
|
|
|
|
mf_led_tx_err_o
|
→
|
|
|
|
|
|
|
|
|
id:
|
|
|
|
|
|
|
|
|
|
dbg:
|
|
|
|
|
mf_dbg_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
adc:
|
|
|
|
|
mf_adc_1v8_shdn_n_o
|
→
|
|
|
|
mf_adc_m5v_shdn_n_o
|
→
|
|
|
|
mf_adc_5v_en_o
|
→
|
|
|
|
mf_adc_prim_conn_o
|
→
|
|
|
|
mf_adc_sec_conn_o
|
→
|
|
|
|
|
|
|
|
|
ext sync:
|
|
|
|
|
mf_ext_sync_term_en_o
|
→
|
|
|
|
mf_ext_sync_dir_o
|
→
|
|
|
|
mf_ext_sync_oe_o
|
→
|
|
|
|
mf_ext_sync_tst_o
|
→
|
|
|
|
mf_ext_sync_output_value_o
|
→
|
|
|
|
mf_ext_sync_p_cnt_rst_o
|
→
|
|
|
|
mf_ext_sync_fpga_io_dir_o
|
→
|
|
|
|
|
|
|
|
|
ext sync raw input:
|
|
|
|
|
mf_ext_sync_raw_input_i
|
←
|
|
|
|
|
|
|
|
|
ext sync pulses cnt:
|
|
|
|
|
mf_ext_sync_p_cnt_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
PTS options:
|
|
|
|
|
mf_test_corrupt_o
|
→
|
|
|
|
|
|
|
|
|
speed:
|
|
|
|
|
mf_speed_i[1:0]
|
⇐
|
|
|
|
|
|
|
|
|
macrocycle lgth:
|
|
|
|
|
mf_macrocyc_lgth_o[30:0]
|
⇒
|
|
|
|
mf_macrocyc_start_o
|
→
|
|
|
|
|
|
|
|
|
turnaround lgth:
|
|
|
|
|
mf_turnar_lgth_o[30:0]
|
⇒
|
|
|
|
mf_turnar_start_o
|
→
|
|
|
|
|
|
|
|
|
silence lgth:
|
|
|
|
|
mf_silen_lgth_o[30:0]
|
⇒
|
|
|
|
mf_silen_start_o
|
→
|
|
|
|
|
|
|
|
|
macrocycle time cnt:
|
|
|
|
|
mf_macrocyc_time_cnt_i[30:0]
|
⇐
|
|
|
|
|
|
|
|
|
macrocycles number cnt:
|
|
|
|
|
mf_macrocyc_num_cnt_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
turnaround time cnt:
|
|
|
|
|
mf_turnar_time_cnt_i[30:0]
|
⇐
|
|
|
|
|
|
|
|
|
silence time cnt:
|
|
|
|
|
mf_silen_time_cnt_i[30:0]
|
⇐
|
|
|
|
|
|
|
|
|
tx ctrl:
|
|
|
|
|
mf_tx_ctrl_rst_o
|
→
|
|
|
|
mf_tx_ctrl_start_o
|
→
|
|
|
|
mf_tx_ctrl_bytes_num_o[15:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx status:
|
|
|
|
|
mf_tx_stat_stop_i
|
←
|
|
|
|
mf_tx_stat_byte_index_i[15:0]
|
⇐
|
|
|
|
mf_tx_stat_ena_i
|
←
|
|
|
|
|
|
|
|
|
fieldrive status:
|
|
|
|
|
mf_fd_wdgn_i
|
←
|
|
|
|
mf_fd_wdgn_latch_i
|
←
|
|
|
|
mf_fd_cd_n_i
|
←
|
|
|
|
mf_fd_txer_i
|
←
|
|
|
|
|
|
|
|
|
fieldrive tx error counter:
|
|
|
|
|
mf_fd_txerr_cnt_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx ctrl:
|
|
|
|
|
mf_rx_ctrl_rst_o
|
→
|
|
|
|
|
|
|
|
|
rx status:
|
|
|
|
|
mf_rx_stat_pream_ok_i
|
←
|
|
|
|
mf_rx_stat_frame_ok_i
|
←
|
|
|
|
mf_rx_stat_frame_err_i
|
←
|
|
|
|
mf_rx_stat_frame_err_code_i[2:0]
|
⇐
|
|
|
|
mf_rx_stat_bytes_num_i[15:0]
|
⇐
|
|
|
|
|
|
|
|
|
fieldrive rx not carrier detect counter:
|
|
|
|
|
mf_fd_rxcdn_cnt_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data ctrl byte:
|
|
|
|
|
mf_rx_data_ctrl_i[7:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg1:
|
|
|
|
|
mf_rx_data_reg1_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg2:
|
|
|
|
|
mf_rx_data_reg2_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg3:
|
|
|
|
|
mf_rx_data_reg3_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg4:
|
|
|
|
|
mf_rx_data_reg4_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg5:
|
|
|
|
|
mf_rx_data_reg5_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg6:
|
|
|
|
|
mf_rx_data_reg6_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg7:
|
|
|
|
|
mf_rx_data_reg7_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg8:
|
|
|
|
|
mf_rx_data_reg8_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg9:
|
|
|
|
|
mf_rx_data_reg9_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg10:
|
|
|
|
|
mf_rx_data_reg10_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg11:
|
|
|
|
|
mf_rx_data_reg11_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg12:
|
|
|
|
|
mf_rx_data_reg12_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg13:
|
|
|
|
|
mf_rx_data_reg13_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg14:
|
|
|
|
|
mf_rx_data_reg14_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg15:
|
|
|
|
|
mf_rx_data_reg15_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg16:
|
|
|
|
|
mf_rx_data_reg16_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg17:
|
|
|
|
|
mf_rx_data_reg17_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg18:
|
|
|
|
|
mf_rx_data_reg18_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg19:
|
|
|
|
|
mf_rx_data_reg19_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg20:
|
|
|
|
|
mf_rx_data_reg20_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg21:
|
|
|
|
|
mf_rx_data_reg21_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg22:
|
|
|
|
|
mf_rx_data_reg22_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg23:
|
|
|
|
|
mf_rx_data_reg23_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg24:
|
|
|
|
|
mf_rx_data_reg24_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg25:
|
|
|
|
|
mf_rx_data_reg25_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg26:
|
|
|
|
|
mf_rx_data_reg26_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg27:
|
|
|
|
|
mf_rx_data_reg27_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg28:
|
|
|
|
|
mf_rx_data_reg28_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg29:
|
|
|
|
|
mf_rx_data_reg29_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg30:
|
|
|
|
|
mf_rx_data_reg30_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg31:
|
|
|
|
|
mf_rx_data_reg31_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg32:
|
|
|
|
|
mf_rx_data_reg32_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg33:
|
|
|
|
|
mf_rx_data_reg33_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg34:
|
|
|
|
|
mf_rx_data_reg34_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg35:
|
|
|
|
|
mf_rx_data_reg35_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg36:
|
|
|
|
|
mf_rx_data_reg36_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg37:
|
|
|
|
|
mf_rx_data_reg37_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg38:
|
|
|
|
|
mf_rx_data_reg38_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg39:
|
|
|
|
|
mf_rx_data_reg39_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg40:
|
|
|
|
|
mf_rx_data_reg40_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg41:
|
|
|
|
|
mf_rx_data_reg41_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg42:
|
|
|
|
|
mf_rx_data_reg42_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg43:
|
|
|
|
|
mf_rx_data_reg43_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg44:
|
|
|
|
|
mf_rx_data_reg44_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg45:
|
|
|
|
|
mf_rx_data_reg45_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg46:
|
|
|
|
|
mf_rx_data_reg46_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg47:
|
|
|
|
|
mf_rx_data_reg47_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg48:
|
|
|
|
|
mf_rx_data_reg48_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg49:
|
|
|
|
|
mf_rx_data_reg49_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg50:
|
|
|
|
|
mf_rx_data_reg50_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg51:
|
|
|
|
|
mf_rx_data_reg51_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg52:
|
|
|
|
|
mf_rx_data_reg52_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg53:
|
|
|
|
|
mf_rx_data_reg53_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg54:
|
|
|
|
|
mf_rx_data_reg54_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg55:
|
|
|
|
|
mf_rx_data_reg55_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg56:
|
|
|
|
|
mf_rx_data_reg56_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg57:
|
|
|
|
|
mf_rx_data_reg57_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg58:
|
|
|
|
|
mf_rx_data_reg58_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg59:
|
|
|
|
|
mf_rx_data_reg59_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg60:
|
|
|
|
|
mf_rx_data_reg60_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg61:
|
|
|
|
|
mf_rx_data_reg61_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg62:
|
|
|
|
|
mf_rx_data_reg62_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg63:
|
|
|
|
|
mf_rx_data_reg63_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg64:
|
|
|
|
|
mf_rx_data_reg64_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg65:
|
|
|
|
|
mf_rx_data_reg65_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
rx data reg66:
|
|
|
|
|
mf_rx_data_reg66_i[31:0]
|
⇐
|
|
|
|
|
|
|
|
|
tx ctrl byte:
|
|
|
|
|
mf_tx_data_ctrl_o[7:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg1:
|
|
|
|
|
mf_tx_data_reg1_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg2:
|
|
|
|
|
mf_tx_data_reg2_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg3:
|
|
|
|
|
mf_tx_data_reg3_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg4:
|
|
|
|
|
mf_tx_data_reg4_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg5:
|
|
|
|
|
mf_tx_data_reg5_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg6:
|
|
|
|
|
mf_tx_data_reg6_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg7:
|
|
|
|
|
mf_tx_data_reg7_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg8:
|
|
|
|
|
mf_tx_data_reg8_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg9:
|
|
|
|
|
mf_tx_data_reg9_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg10:
|
|
|
|
|
mf_tx_data_reg10_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg11:
|
|
|
|
|
mf_tx_data_reg11_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg12:
|
|
|
|
|
mf_tx_data_reg12_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg13:
|
|
|
|
|
mf_tx_data_reg13_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg14:
|
|
|
|
|
mf_tx_data_reg14_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg15:
|
|
|
|
|
mf_tx_data_reg15_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg16:
|
|
|
|
|
mf_tx_data_reg16_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg17:
|
|
|
|
|
mf_tx_data_reg17_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg18:
|
|
|
|
|
mf_tx_data_reg18_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg19:
|
|
|
|
|
mf_tx_data_reg19_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg20:
|
|
|
|
|
mf_tx_data_reg20_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg21:
|
|
|
|
|
mf_tx_data_reg21_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg22:
|
|
|
|
|
mf_tx_data_reg22_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg23:
|
|
|
|
|
mf_tx_data_reg23_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg24:
|
|
|
|
|
mf_tx_data_reg24_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg25:
|
|
|
|
|
mf_tx_data_reg25_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg26:
|
|
|
|
|
mf_tx_data_reg26_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg27:
|
|
|
|
|
mf_tx_data_reg27_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg28:
|
|
|
|
|
mf_tx_data_reg28_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg29:
|
|
|
|
|
mf_tx_data_reg29_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg30:
|
|
|
|
|
mf_tx_data_reg30_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg31:
|
|
|
|
|
mf_tx_data_reg31_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg32:
|
|
|
|
|
mf_tx_data_reg32_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg33:
|
|
|
|
|
mf_tx_data_reg33_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg34:
|
|
|
|
|
mf_tx_data_reg34_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg35:
|
|
|
|
|
mf_tx_data_reg35_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg36:
|
|
|
|
|
mf_tx_data_reg36_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg37:
|
|
|
|
|
mf_tx_data_reg37_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg38:
|
|
|
|
|
mf_tx_data_reg38_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg39:
|
|
|
|
|
mf_tx_data_reg39_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg40:
|
|
|
|
|
mf_tx_data_reg40_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg41:
|
|
|
|
|
mf_tx_data_reg41_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg42:
|
|
|
|
|
mf_tx_data_reg42_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg43:
|
|
|
|
|
mf_tx_data_reg43_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg44:
|
|
|
|
|
mf_tx_data_reg44_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg45:
|
|
|
|
|
mf_tx_data_reg45_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg46:
|
|
|
|
|
mf_tx_data_reg46_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg47:
|
|
|
|
|
mf_tx_data_reg47_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg48:
|
|
|
|
|
mf_tx_data_reg48_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg49:
|
|
|
|
|
mf_tx_data_reg49_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg50:
|
|
|
|
|
mf_tx_data_reg50_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg51:
|
|
|
|
|
mf_tx_data_reg51_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg52:
|
|
|
|
|
mf_tx_data_reg52_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg53:
|
|
|
|
|
mf_tx_data_reg53_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg54:
|
|
|
|
|
mf_tx_data_reg54_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg55:
|
|
|
|
|
mf_tx_data_reg55_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg56:
|
|
|
|
|
mf_tx_data_reg56_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg57:
|
|
|
|
|
mf_tx_data_reg57_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg58:
|
|
|
|
|
mf_tx_data_reg58_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg59:
|
|
|
|
|
mf_tx_data_reg59_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg60:
|
|
|
|
|
mf_tx_data_reg60_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg61:
|
|
|
|
|
mf_tx_data_reg61_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg62:
|
|
|
|
|
mf_tx_data_reg62_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg63:
|
|
|
|
|
mf_tx_data_reg63_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg64:
|
|
|
|
|
mf_tx_data_reg64_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg65:
|
|
|
|
|
mf_tx_data_reg65_o[31:0]
|
⇒
|
|
|
|
|
|
|
|
|
tx data reg66:
|
|
|
|
|
mf_tx_data_reg66_o[31:0]
|
⇒
|
HW prefix:
|
mf_rstn
|
HW address:
|
0x0
|
C prefix:
|
RSTN
|
C offset:
|
0x0
|
software reset of the masterFIP core; active low; there is also an unlock word provided to prevent resetting the core by accidentally accessing this register.
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
LOCK[15:8]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
LOCK[7:0]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
-
|
-
|
-
|
-
|
-
|
-
|
FD
|
CORE
|
-
CORE
[read/write]: reset of the masterFIP core
write 0: masterFIP core is held in reset
write 1: normal core operation
-
FD
[read/write]: reset of the fieldrive chip (FD_RSTN)
write 0: fieldrive is held in reset
write 1: normal fieldrive operation
-
LOCK
[write-only]: reset magic value
Protection field - the state of the rst line will
only be updated if lock is written with 0xcafe together with the new state of the reset line.
HW prefix:
|
mf_led
|
HW address:
|
0x1
|
C prefix:
|
LED
|
C offset:
|
0x4
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
-
|
-
|
TX_ERR
|
TX_ACT
|
SYNC
|
RX_ACT
|
RX_ERR
|
OUT_OF_SYNC
|
-
OUT_OF_SYNC
[read/write]: out_of_sync
-
RX_ERR
[read/write]: rx_err
-
RX_ACT
[read/write]: rx_act
-
SYNC
[read/write]: sync
-
TX_ACT
[read/write]: tx_act
-
TX_ERR
[read/write]: tx_err
HW prefix:
|
mf_id
|
HW address:
|
0x2
|
C prefix:
|
ID
|
C offset:
|
0x8
|
an identification value
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
ID[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
ID[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
ID[15:8]
|
|
|
|
|
|
|
|
-
ID
[read-only]: an id value
equal to 0xc000ffee
for the moment
HW prefix:
|
mf_dbg
|
HW address:
|
0x3
|
C prefix:
|
DBG
|
C offset:
|
0xc
|
for debugging purpuses
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
DBG[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
DBG[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
DBG[15:8]
|
|
|
|
|
|
|
|
-
DBG
[read/write]: debugging
HW prefix:
|
mf_adc
|
HW address:
|
0x4
|
C prefix:
|
ADC
|
C offset:
|
0x10
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
-
|
-
|
-
|
-
|
-
|
-
|
SEC_CONN
|
PRIM_CONN
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
-
|
-
|
-
|
-
|
-
|
5V_EN
|
M5V_SHDN_N
|
1V8_SHDN_N
|
-
1V8_SHDN_N
[read/write]: 1v8_shdn_n
write 0: enable the adc_1v8_shdn_n_o
write 1: disable the adc_1v8_shdn_n_o
-
M5V_SHDN_N
[read/write]: m5v_shdn_n
write 0: enable the adc_m5v_shdn_n_o
write 1: disable the adc_m5v_shdn_n_o
-
5V_EN
[read/write]: 5v_en
This line is negated in the GW in order to correctly control the relay
write 1: enable the adc_5v_en_n_o
write 0: disable the adc_5v_en_n_o
-
PRIM_CONN
[read/write]: prim_conn
This line is negated in the GW in order to correctly control the relay
write 1: enable the prim_conn_n
write 0: disable the prim_conn_n
-
SEC_CONN
[read/write]: sec_conn
This line is negated in the GW in order to correctly control the relay
write 0: enable the sec_conn_n
write 1: disable the sec_conn_n
HW prefix:
|
mf_ext_sync
|
HW address:
|
0x5
|
C prefix:
|
EXT_SYNC
|
C offset:
|
0x14
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
-
|
-
|
-
|
-
|
-
|
-
|
FPGA_IO_DIR
|
P_CNT_RST
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
-
|
-
|
-
|
OUTPUT_VALUE
|
TST
|
OE
|
DIR
|
TERM_EN
|
-
TERM_EN
[read/write]: termination enable
write 0: disable 50ohms termination of the external sync pulse
write 1: enable 50ohms termination of the external sync pulse
-
DIR
[read/write]: tranceiver direction
write 0: normal operation (input)
write 1: test mode where a pulse from the FPGA can be output to the front panel LEMO connector
-
OE
[read/write]: tranceiver output enable
This line is negated in the GW in order to correctly control the relay
write 1: the external sync pulse arrives to the FPGA
write 0: the external sync pulse does not arrive to the FPGA
-
TST
[read/write]: test pulse
This line is negated in the GW in order to correctly control the relay
write 1: force high value on ext sync (via pullup)
write 0: disable pullup
-
OUTPUT_VALUE
[read/write]: External sync output value (when buffer is switched)
Value outputed then sync is set to output direction
-
P_CNT_RST
[read/write]: pulses counter reset
resets the pulses counter
-
FPGA_IO_DIR
[read/write]: FPGA IO direction
Direction of FPGA IO
HW prefix:
|
mf_ext_sync_raw_input
|
HW address:
|
0x6
|
C prefix:
|
EXT_SYNC_RAW_INPUT
|
C offset:
|
0x18
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
EXT_SYNC_RAW_INPUT
|
-
EXT_SYNC_RAW_INPUT
[read-only]: ext_sync_raw_input
External sync input value. Only valid whrn direction is set to input
HW prefix:
|
mf_ext_sync_p_cnt
|
HW address:
|
0x7
|
C prefix:
|
EXT_SYNC_P_CNT
|
C offset:
|
0x1c
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
EXT_SYNC_P_CNT[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
EXT_SYNC_P_CNT[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
EXT_SYNC_P_CNT[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
EXT_SYNC_P_CNT[7:0]
|
|
|
|
|
|
|
|
-
EXT_SYNC_P_CNT
[read-only]: ext_sync_p_cnt
number of ext sync pulses
HW prefix:
|
mf_test
|
HW address:
|
0x8
|
C prefix:
|
TEST
|
C offset:
|
0x20
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
CORRUPT
|
-
CORRUPT
[read/write]: tx corrupt
When corrupt is set to 1 serial tx data is forced to 0.
HW prefix:
|
mf_speed
|
HW address:
|
0x9
|
C prefix:
|
SPEED
|
C offset:
|
0x24
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
-
|
-
|
-
|
-
|
-
|
-
|
SPEED[1:0]
|
|
-
SPEED
[read-only]: speed
WorldFIP speed: 00: 31.25Kbps | 01: 1Mbps | 10: 2.5 Mbps | 11: 5 Mbps
HW prefix:
|
mf_macrocyc
|
HW address:
|
0xa
|
C prefix:
|
MACROCYC
|
C offset:
|
0x28
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
START
|
LGTH[30:24]
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
LGTH[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
LGTH[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
LGTH[7:0]
|
|
|
|
|
|
|
|
-
LGTH
[read/write]: macrocycle lgth
duration of the macrocycle in number of 25ns-clk-ticks
-
START
[read/write]: macrocycle cnt start
initiates the counting of the macrocycle counter
HW prefix:
|
mf_turnar
|
HW address:
|
0xb
|
C prefix:
|
TURNAR
|
C offset:
|
0x2c
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
START
|
LGTH[30:24]
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
LGTH[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
LGTH[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
LGTH[7:0]
|
|
|
|
|
|
|
|
-
LGTH
[read/write]: turnaround time
turnaround time (i.e. time between two frames sent by the masterFIP) in number of 25ns-clk-ticks
-
START
[read/write]: turnaround cnt start
initiates the counting of the turnaround counter
HW prefix:
|
mf_silen
|
HW address:
|
0xc
|
C prefix:
|
SILEN
|
C offset:
|
0x30
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
START
|
LGTH[30:24]
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
LGTH[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
LGTH[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
LGTH[7:0]
|
|
|
|
|
|
|
|
-
LGTH
[read/write]: silence time
silence time (i.e. time that the masterFIP waits for a response frame) number of 25ns-clk-ticks
-
START
[read/write]: silence cnt start
initiates the counting of the silence counter
HW prefix:
|
mf_macrocyc_time_cnt
|
HW address:
|
0xd
|
C prefix:
|
MACROCYC_TIME_CNT
|
C offset:
|
0x34
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
MACROCYC_TIME_CNT[30:24]
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
MACROCYC_TIME_CNT[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
MACROCYC_TIME_CNT[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
MACROCYC_TIME_CNT[7:0]
|
|
|
|
|
|
|
|
-
MACROCYC_TIME_CNT
[read-only]: macrocycle time counter
current value of the macrocycle time counter
HW prefix:
|
mf_macrocyc_num_cnt
|
HW address:
|
0xe
|
C prefix:
|
MACROCYC_NUM_CNT
|
C offset:
|
0x38
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
MACROCYC_NUM_CNT[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
MACROCYC_NUM_CNT[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
MACROCYC_NUM_CNT[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
MACROCYC_NUM_CNT[7:0]
|
|
|
|
|
|
|
|
-
MACROCYC_NUM_CNT
[read-only]: number of macrocycles
current amount of macrocycles
HW prefix:
|
mf_turnar_time_cnt
|
HW address:
|
0xf
|
C prefix:
|
TURNAR_TIME_CNT
|
C offset:
|
0x3c
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
TURNAR_TIME_CNT[30:24]
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TURNAR_TIME_CNT[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TURNAR_TIME_CNT[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TURNAR_TIME_CNT[7:0]
|
|
|
|
|
|
|
|
-
TURNAR_TIME_CNT
[read-only]: turnaround time counter
current value of the turnaround time counter
HW prefix:
|
mf_silen_time_cnt
|
HW address:
|
0x10
|
C prefix:
|
SILEN_TIME_CNT
|
C offset:
|
0x40
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
SILEN_TIME_CNT[30:24]
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
SILEN_TIME_CNT[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
SILEN_TIME_CNT[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
SILEN_TIME_CNT[7:0]
|
|
|
|
|
|
|
|
-
SILEN_TIME_CNT
[read-only]: silence time counter
current value of the silence time counter
HW prefix:
|
mf_tx_ctrl
|
HW address:
|
0x11
|
C prefix:
|
TX_CTRL
|
C offset:
|
0x44
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
BYTES_NUM[15:8]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
BYTES_NUM[7:0]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
-
|
-
|
-
|
-
|
-
|
-
|
START
|
RST
|
-
RST
[read/write]: tx rst
write 0: normal serializer operation
write 1: serializer is held in reset
-
START
[read/write]: tx strt
initiates the serializer to send a frame
-
BYTES_NUM
[read/write]: tx number of bytes
number of bytes to serialize; sampled upon the strt
HW prefix:
|
mf_tx_stat
|
HW address:
|
0x12
|
C prefix:
|
TX_STAT
|
C offset:
|
0x48
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
ENA
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
BYTE_INDEX[15:8]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
BYTE_INDEX[7:0]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
STOP
|
-
STOP
[read-only]: tx ended
indication that the serializer finished the delivery of a frame
-
BYTE_INDEX
[read-only]: tx current byte
index of the byte currently being serialized
-
ENA
[read-only]: tx enable
fieldrive fd_txena signal; serializer is active putting bits to the bus
HW prefix:
|
mf_fd
|
HW address:
|
0x13
|
C prefix:
|
FD
|
C offset:
|
0x4c
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
-
|
-
|
-
|
-
|
TXER
|
CD_N
|
WDGN_LATCH
|
WDGN
|
-
WDGN
[read-only]: fd watchdog
fd_wdgn input from the fieldrive chip
-
WDGN_LATCH
[read-only]: fd watchdog latched
Active watchdog state is latched. Register is reseted by reset core and reset fd
-
CD_N
[read-only]: fd carrier detect
CDn input from the fieldrive chip
-
TXER
[read-only]: fd transmitter error
fd_txer input from the fieldrive chip
HW prefix:
|
mf_fd_txerr_cnt
|
HW address:
|
0x14
|
C prefix:
|
FD_TXERR_CNT
|
C offset:
|
0x50
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
FD_TXERR_CNT[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
FD_TXERR_CNT[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
FD_TXERR_CNT[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
FD_TXERR_CNT[7:0]
|
|
|
|
|
|
|
|
-
FD_TXERR_CNT
[read-only]: fieldrive tx error counter
Number of TX Errors. Counter is reset by macrocycle, core reset and fd reset
HW prefix:
|
mf_rx_ctrl
|
HW address:
|
0x15
|
C prefix:
|
RX_CTRL
|
C offset:
|
0x54
|
active high reset of the deserializer
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
RST
|
-
RST
[read/write]: rx rst
write 0: normal deserializer operation
write 1: deserializer is held in reset
HW prefix:
|
mf_rx_stat
|
HW address:
|
0x16
|
C prefix:
|
RX_STAT
|
C offset:
|
0x58
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
BYTES_NUM[15:8]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
BYTES_NUM[7:0]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
-
|
-
|
FRAME_ERR_CODE[2:0]
|
FRAME_ERR
|
FRAME_OK
|
PREAM_OK
|
|
|
-
PREAM_OK
[read-only]: rx preamble detected
indication that the deserializer has detected a preamble
-
FRAME_OK
[read-only]: rx frame ok
indication that the deserializer has finished with the reception of a complete frame; the preamble, crc and postambe of the frame are all ok
-
FRAME_ERR
[read-only]: rx frame error
indication that the deserializer has detected an erroneous frame; the crc or frame size of the frame are wrong; the err_code reg defines the error
-
FRAME_ERR_CODE
[read-only]: rx frame error code
001: wrong crc | 010: unexpected frame size
-
BYTES_NUM
[read-only]: rx number of data bytes
number of bytes that have been received by the deserializer
HW prefix:
|
mf_fd_rxcdn_cnt
|
HW address:
|
0x17
|
C prefix:
|
FD_RXCDN_CNT
|
C offset:
|
0x5c
|
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
FD_RXCDN_CNT[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
FD_RXCDN_CNT[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
FD_RXCDN_CNT[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
FD_RXCDN_CNT[7:0]
|
|
|
|
|
|
|
|
-
FD_RXCDN_CNT
[read-only]: fieldrive rx not carrier detect counter
Number of RX NOT carrier detect periods. Counter is reset by macrocycle, core reset and fd reset
HW prefix:
|
mf_rx_data_ctrl
|
HW address:
|
0x18
|
C prefix:
|
RX_DATA_CTRL
|
C offset:
|
0x60
|
contains the 8-bits of the control field of a received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_CTRL[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_CTRL
[read-only]: rx data ctrl byte
contains the 8-bits of the control field of a received frame
HW prefix:
|
mf_rx_data_reg1
|
HW address:
|
0x19
|
C prefix:
|
RX_DATA_REG1
|
C offset:
|
0x64
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG1[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG1[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG1[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG1[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG1
[read-only]: reg 1
1st 32-bit word
HW prefix:
|
mf_rx_data_reg2
|
HW address:
|
0x1a
|
C prefix:
|
RX_DATA_REG2
|
C offset:
|
0x68
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG2[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG2[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG2[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG2[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG2
[read-only]: reg2
2nd 32-bit word
HW prefix:
|
mf_rx_data_reg3
|
HW address:
|
0x1b
|
C prefix:
|
RX_DATA_REG3
|
C offset:
|
0x6c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG3[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG3[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG3[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG3[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG3
[read-only]: reg3
3rd 32-bit word
HW prefix:
|
mf_rx_data_reg4
|
HW address:
|
0x1c
|
C prefix:
|
RX_DATA_REG4
|
C offset:
|
0x70
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG4[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG4[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG4[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG4[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG4
[read-only]: reg4
4th 32-bit word
HW prefix:
|
mf_rx_data_reg5
|
HW address:
|
0x1d
|
C prefix:
|
RX_DATA_REG5
|
C offset:
|
0x74
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG5[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG5[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG5[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG5[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG5
[read-only]: reg5
5th 32-bit word
HW prefix:
|
mf_rx_data_reg6
|
HW address:
|
0x1e
|
C prefix:
|
RX_DATA_REG6
|
C offset:
|
0x78
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG6[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG6[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG6[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG6[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG6
[read-only]: reg6
6th 32-bit word
HW prefix:
|
mf_rx_data_reg7
|
HW address:
|
0x1f
|
C prefix:
|
RX_DATA_REG7
|
C offset:
|
0x7c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG7[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG7[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG7[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG7[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG7
[read-only]: reg7
7th 32-bit word
HW prefix:
|
mf_rx_data_reg8
|
HW address:
|
0x20
|
C prefix:
|
RX_DATA_REG8
|
C offset:
|
0x80
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG8[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG8[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG8[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG8[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG8
[read-only]: reg8
8th 32-bit word
HW prefix:
|
mf_rx_data_reg9
|
HW address:
|
0x21
|
C prefix:
|
RX_DATA_REG9
|
C offset:
|
0x84
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG9[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG9[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG9[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG9[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG9
[read-only]: reg9
9th 32-bit word
HW prefix:
|
mf_rx_data_reg10
|
HW address:
|
0x22
|
C prefix:
|
RX_DATA_REG10
|
C offset:
|
0x88
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG10[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG10[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG10[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG10[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG10
[read-only]: reg10
10th 32-bit word
HW prefix:
|
mf_rx_data_reg11
|
HW address:
|
0x23
|
C prefix:
|
RX_DATA_REG11
|
C offset:
|
0x8c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG11[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG11[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG11[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG11[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG11
[read-only]: reg11
11th 32-bit word
HW prefix:
|
mf_rx_data_reg12
|
HW address:
|
0x24
|
C prefix:
|
RX_DATA_REG12
|
C offset:
|
0x90
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG12[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG12[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG12[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG12[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG12
[read-only]: reg12
12th 32-bit word
HW prefix:
|
mf_rx_data_reg13
|
HW address:
|
0x25
|
C prefix:
|
RX_DATA_REG13
|
C offset:
|
0x94
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG13[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG13[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG13[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG13[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG13
[read-only]: reg13
13th 32-bit word
HW prefix:
|
mf_rx_data_reg14
|
HW address:
|
0x26
|
C prefix:
|
RX_DATA_REG14
|
C offset:
|
0x98
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG14[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG14[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG14[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG14[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG14
[read-only]: reg14
14th 32-bit word
HW prefix:
|
mf_rx_data_reg15
|
HW address:
|
0x27
|
C prefix:
|
RX_DATA_REG15
|
C offset:
|
0x9c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG15[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG15[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG15[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG15[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG15
[read-only]: reg15
15th 32-bit word
HW prefix:
|
mf_rx_data_reg16
|
HW address:
|
0x28
|
C prefix:
|
RX_DATA_REG16
|
C offset:
|
0xa0
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG16[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG16[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG16[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG16[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG16
[read-only]: reg16
16th 32-bit word
HW prefix:
|
mf_rx_data_reg17
|
HW address:
|
0x29
|
C prefix:
|
RX_DATA_REG17
|
C offset:
|
0xa4
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG17[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG17[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG17[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG17[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG17
[read-only]: reg17
17th 32-bit word
HW prefix:
|
mf_rx_data_reg18
|
HW address:
|
0x2a
|
C prefix:
|
RX_DATA_REG18
|
C offset:
|
0xa8
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG18[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG18[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG18[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG18[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG18
[read-only]: reg18
18th 32-bit word
HW prefix:
|
mf_rx_data_reg19
|
HW address:
|
0x2b
|
C prefix:
|
RX_DATA_REG19
|
C offset:
|
0xac
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG19[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG19[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG19[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG19[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG19
[read-only]: reg19
19th 32-bit word
HW prefix:
|
mf_rx_data_reg20
|
HW address:
|
0x2c
|
C prefix:
|
RX_DATA_REG20
|
C offset:
|
0xb0
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG20[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG20[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG20[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG20[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG20
[read-only]: reg20
20th 32-bit word
HW prefix:
|
mf_rx_data_reg21
|
HW address:
|
0x2d
|
C prefix:
|
RX_DATA_REG21
|
C offset:
|
0xb4
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG21[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG21[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG21[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG21[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG21
[read-only]: reg21
21th 32-bit word
HW prefix:
|
mf_rx_data_reg22
|
HW address:
|
0x2e
|
C prefix:
|
RX_DATA_REG22
|
C offset:
|
0xb8
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG22[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG22[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG22[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG22[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG22
[read-only]: reg22
22th 32-bit word
HW prefix:
|
mf_rx_data_reg23
|
HW address:
|
0x2f
|
C prefix:
|
RX_DATA_REG23
|
C offset:
|
0xbc
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG23[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG23[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG23[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG23[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG23
[read-only]: reg23
23th 32-bit word
HW prefix:
|
mf_rx_data_reg24
|
HW address:
|
0x30
|
C prefix:
|
RX_DATA_REG24
|
C offset:
|
0xc0
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG24[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG24[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG24[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG24[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG24
[read-only]: reg24
24th 32-bit word
HW prefix:
|
mf_rx_data_reg25
|
HW address:
|
0x31
|
C prefix:
|
RX_DATA_REG25
|
C offset:
|
0xc4
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG25[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG25[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG25[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG25[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG25
[read-only]: reg25
25th 32-bit word
HW prefix:
|
mf_rx_data_reg26
|
HW address:
|
0x32
|
C prefix:
|
RX_DATA_REG26
|
C offset:
|
0xc8
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG26[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG26[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG26[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG26[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG26
[read-only]: reg26
26th 32-bit word
HW prefix:
|
mf_rx_data_reg27
|
HW address:
|
0x33
|
C prefix:
|
RX_DATA_REG27
|
C offset:
|
0xcc
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG27[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG27[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG27[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG27[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG27
[read-only]: reg27
27th 32-bit word
HW prefix:
|
mf_rx_data_reg28
|
HW address:
|
0x34
|
C prefix:
|
RX_DATA_REG28
|
C offset:
|
0xd0
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG28[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG28[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG28[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG28[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG28
[read-only]: reg28
28th 32-bit word
HW prefix:
|
mf_rx_data_reg29
|
HW address:
|
0x35
|
C prefix:
|
RX_DATA_REG29
|
C offset:
|
0xd4
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG29[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG29[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG29[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG29[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG29
[read-only]: reg29
29th 32-bit word
HW prefix:
|
mf_rx_data_reg30
|
HW address:
|
0x36
|
C prefix:
|
RX_DATA_REG30
|
C offset:
|
0xd8
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG30[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG30[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG30[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG30[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG30
[read-only]: reg30
30th 32-bit word
HW prefix:
|
mf_rx_data_reg31
|
HW address:
|
0x37
|
C prefix:
|
RX_DATA_REG31
|
C offset:
|
0xdc
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG31[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG31[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG31[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG31[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG31
[read-only]: reg31
31th 32-bit word
HW prefix:
|
mf_rx_data_reg32
|
HW address:
|
0x38
|
C prefix:
|
RX_DATA_REG32
|
C offset:
|
0xe0
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG32[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG32[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG32[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG32[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG32
[read-only]: reg32
32th 32-bit word
HW prefix:
|
mf_rx_data_reg33
|
HW address:
|
0x39
|
C prefix:
|
RX_DATA_REG33
|
C offset:
|
0xe4
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG33[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG33[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG33[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG33[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG33
[read-only]: reg 33
33rd 32-bit word
HW prefix:
|
mf_rx_data_reg34
|
HW address:
|
0x3a
|
C prefix:
|
RX_DATA_REG34
|
C offset:
|
0xe8
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG34[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG34[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG34[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG34[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG34
[read-only]: reg34
34th 32-bit word
HW prefix:
|
mf_rx_data_reg35
|
HW address:
|
0x3b
|
C prefix:
|
RX_DATA_REG35
|
C offset:
|
0xec
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG35[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG35[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG35[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG35[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG35
[read-only]: reg35
35th 32-bit word
HW prefix:
|
mf_rx_data_reg36
|
HW address:
|
0x3c
|
C prefix:
|
RX_DATA_REG36
|
C offset:
|
0xf0
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG36[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG36[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG36[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG36[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG36
[read-only]: reg36
36th 32-bit word
HW prefix:
|
mf_rx_data_reg37
|
HW address:
|
0x3d
|
C prefix:
|
RX_DATA_REG37
|
C offset:
|
0xf4
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG37[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG37[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG37[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG37[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG37
[read-only]: reg37
37th 32-bit word
HW prefix:
|
mf_rx_data_reg38
|
HW address:
|
0x3e
|
C prefix:
|
RX_DATA_REG38
|
C offset:
|
0xf8
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG38[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG38[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG38[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG38[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG38
[read-only]: reg38
38th 32-bit word
HW prefix:
|
mf_rx_data_reg39
|
HW address:
|
0x3f
|
C prefix:
|
RX_DATA_REG39
|
C offset:
|
0xfc
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG39[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG39[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG39[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG39[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG39
[read-only]: reg39
39th 32-bit word
HW prefix:
|
mf_rx_data_reg40
|
HW address:
|
0x40
|
C prefix:
|
RX_DATA_REG40
|
C offset:
|
0x100
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG40[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG40[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG40[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG40[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG40
[read-only]: reg40
40th 32-bit word
HW prefix:
|
mf_rx_data_reg41
|
HW address:
|
0x41
|
C prefix:
|
RX_DATA_REG41
|
C offset:
|
0x104
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG41[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG41[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG41[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG41[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG41
[read-only]: reg41
41th 32-bit word
HW prefix:
|
mf_rx_data_reg42
|
HW address:
|
0x42
|
C prefix:
|
RX_DATA_REG42
|
C offset:
|
0x108
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG42[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG42[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG42[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG42[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG42
[read-only]: reg42
42nd 32-bit word
HW prefix:
|
mf_rx_data_reg43
|
HW address:
|
0x43
|
C prefix:
|
RX_DATA_REG43
|
C offset:
|
0x10c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG43[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG43[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG43[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG43[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG43
[read-only]: reg43
43rd 32-bit word
HW prefix:
|
mf_rx_data_reg44
|
HW address:
|
0x44
|
C prefix:
|
RX_DATA_REG44
|
C offset:
|
0x110
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG44[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG44[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG44[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG44[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG44
[read-only]: reg44
44th 32-bit word
HW prefix:
|
mf_rx_data_reg45
|
HW address:
|
0x45
|
C prefix:
|
RX_DATA_REG45
|
C offset:
|
0x114
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG45[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG45[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG45[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG45[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG45
[read-only]: reg45
45th 32-bit word
HW prefix:
|
mf_rx_data_reg46
|
HW address:
|
0x46
|
C prefix:
|
RX_DATA_REG46
|
C offset:
|
0x118
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG46[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG46[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG46[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG46[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG46
[read-only]: reg46
46th 32-bit word
HW prefix:
|
mf_rx_data_reg47
|
HW address:
|
0x47
|
C prefix:
|
RX_DATA_REG47
|
C offset:
|
0x11c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG47[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG47[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG47[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG47[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG47
[read-only]: reg47
47th 32-bit word
HW prefix:
|
mf_rx_data_reg48
|
HW address:
|
0x48
|
C prefix:
|
RX_DATA_REG48
|
C offset:
|
0x120
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG48[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG48[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG48[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG48[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG48
[read-only]: reg48
48th 32-bit word
HW prefix:
|
mf_rx_data_reg49
|
HW address:
|
0x49
|
C prefix:
|
RX_DATA_REG49
|
C offset:
|
0x124
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG49[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG49[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG49[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG49[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG49
[read-only]: reg49
49th 32-bit word
HW prefix:
|
mf_rx_data_reg50
|
HW address:
|
0x4a
|
C prefix:
|
RX_DATA_REG50
|
C offset:
|
0x128
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG50[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG50[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG50[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG50[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG50
[read-only]: reg50
50th 32-bit word
HW prefix:
|
mf_rx_data_reg51
|
HW address:
|
0x4b
|
C prefix:
|
RX_DATA_REG51
|
C offset:
|
0x12c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG51[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG51[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG51[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG51[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG51
[read-only]: reg51
51st 32-bit word
HW prefix:
|
mf_rx_data_reg52
|
HW address:
|
0x4c
|
C prefix:
|
RX_DATA_REG52
|
C offset:
|
0x130
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG52[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG52[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG52[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG52[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG52
[read-only]: reg52
52nd 32-bit word
HW prefix:
|
mf_rx_data_reg53
|
HW address:
|
0x4d
|
C prefix:
|
RX_DATA_REG53
|
C offset:
|
0x134
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG53[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG53[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG53[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG53[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG53
[read-only]: reg53
53rd 32-bit word
HW prefix:
|
mf_rx_data_reg54
|
HW address:
|
0x4e
|
C prefix:
|
RX_DATA_REG54
|
C offset:
|
0x138
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG54[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG54[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG54[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG54[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG54
[read-only]: reg54
54th 32-bit word
HW prefix:
|
mf_rx_data_reg55
|
HW address:
|
0x4f
|
C prefix:
|
RX_DATA_REG55
|
C offset:
|
0x13c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG55[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG55[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG55[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG55[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG55
[read-only]: reg55
55th 32-bit word
HW prefix:
|
mf_rx_data_reg56
|
HW address:
|
0x50
|
C prefix:
|
RX_DATA_REG56
|
C offset:
|
0x140
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG56[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG56[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG56[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG56[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG56
[read-only]: reg56
56th 32-bit word
HW prefix:
|
mf_rx_data_reg57
|
HW address:
|
0x51
|
C prefix:
|
RX_DATA_REG57
|
C offset:
|
0x144
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG57[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG57[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG57[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG57[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG57
[read-only]: reg57
57th 32-bit word
HW prefix:
|
mf_rx_data_reg58
|
HW address:
|
0x52
|
C prefix:
|
RX_DATA_REG58
|
C offset:
|
0x148
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG58[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG58[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG58[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG58[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG58
[read-only]: reg58
58th 32-bit word
HW prefix:
|
mf_rx_data_reg59
|
HW address:
|
0x53
|
C prefix:
|
RX_DATA_REG59
|
C offset:
|
0x14c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG59[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG59[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG59[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG59[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG59
[read-only]: reg59
59th 32-bit word
HW prefix:
|
mf_rx_data_reg60
|
HW address:
|
0x54
|
C prefix:
|
RX_DATA_REG60
|
C offset:
|
0x150
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG60[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG60[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG60[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG60[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG60
[read-only]: reg60
60th 32-bit word
HW prefix:
|
mf_rx_data_reg61
|
HW address:
|
0x55
|
C prefix:
|
RX_DATA_REG61
|
C offset:
|
0x154
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG61[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG61[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG61[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG61[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG61
[read-only]: reg61
61st 32-bit word
HW prefix:
|
mf_rx_data_reg62
|
HW address:
|
0x56
|
C prefix:
|
RX_DATA_REG62
|
C offset:
|
0x158
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG62[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG62[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG62[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG62[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG62
[read-only]: reg62
62nd 32-bit word
HW prefix:
|
mf_rx_data_reg63
|
HW address:
|
0x57
|
C prefix:
|
RX_DATA_REG63
|
C offset:
|
0x15c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG63[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG63[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG63[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG63[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG63
[read-only]: reg63
63rd 32-bit word
HW prefix:
|
mf_rx_data_reg64
|
HW address:
|
0x58
|
C prefix:
|
RX_DATA_REG64
|
C offset:
|
0x160
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG64[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG64[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG64[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG64[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG64
[read-only]: reg64
64th 32-bit word
HW prefix:
|
mf_rx_data_reg65
|
HW address:
|
0x59
|
C prefix:
|
RX_DATA_REG65
|
C offset:
|
0x164
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG65[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG65[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG65[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG65[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG65
[read-only]: reg65
65th 32-bit word
HW prefix:
|
mf_rx_data_reg66
|
HW address:
|
0x5a
|
C prefix:
|
RX_DATA_REG66
|
C offset:
|
0x168
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
RX_DATA_REG66[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
RX_DATA_REG66[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
RX_DATA_REG66[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
RX_DATA_REG66[7:0]
|
|
|
|
|
|
|
|
-
RX_DATA_REG66
[read-only]: reg66
66th 32-bit word
HW prefix:
|
mf_tx_data_ctrl
|
HW address:
|
0x5b
|
C prefix:
|
TX_DATA_CTRL
|
C offset:
|
0x16c
|
contains the 8-bits of the control field of a frame to transmit
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
-
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_CTRL[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_CTRL
[read/write]: tx ctrl byte
contains the 8-bits of the control field of a frame to transmit
HW prefix:
|
mf_tx_data_reg1
|
HW address:
|
0x5c
|
C prefix:
|
TX_DATA_REG1
|
C offset:
|
0x170
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG1[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG1[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG1[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG1[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG1
[read/write]: reg1
1st 32-bit word
HW prefix:
|
mf_tx_data_reg2
|
HW address:
|
0x5d
|
C prefix:
|
TX_DATA_REG2
|
C offset:
|
0x174
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG2[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG2[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG2[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG2[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG2
[read/write]: reg2
2nd 32-bit word
HW prefix:
|
mf_tx_data_reg3
|
HW address:
|
0x5e
|
C prefix:
|
TX_DATA_REG3
|
C offset:
|
0x178
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG3[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG3[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG3[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG3[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG3
[read/write]: reg3
3rd 32-bit word
HW prefix:
|
mf_tx_data_reg4
|
HW address:
|
0x5f
|
C prefix:
|
TX_DATA_REG4
|
C offset:
|
0x17c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG4[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG4[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG4[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG4[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG4
[read/write]: reg4
4th 32-bit word
HW prefix:
|
mf_tx_data_reg5
|
HW address:
|
0x60
|
C prefix:
|
TX_DATA_REG5
|
C offset:
|
0x180
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG5[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG5[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG5[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG5[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG5
[read/write]: reg5
5th 32-bit word
HW prefix:
|
mf_tx_data_reg6
|
HW address:
|
0x61
|
C prefix:
|
TX_DATA_REG6
|
C offset:
|
0x184
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG6[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG6[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG6[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG6[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG6
[read/write]: reg6
6th 32-bit word
HW prefix:
|
mf_tx_data_reg7
|
HW address:
|
0x62
|
C prefix:
|
TX_DATA_REG7
|
C offset:
|
0x188
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG7[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG7[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG7[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG7[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG7
[read/write]: reg7
7th 32-bit word
HW prefix:
|
mf_tx_data_reg8
|
HW address:
|
0x63
|
C prefix:
|
TX_DATA_REG8
|
C offset:
|
0x18c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG8[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG8[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG8[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG8[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG8
[read/write]: reg8
8th 32-bit word
HW prefix:
|
mf_tx_data_reg9
|
HW address:
|
0x64
|
C prefix:
|
TX_DATA_REG9
|
C offset:
|
0x190
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG9[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG9[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG9[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG9[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG9
[read/write]: reg9
9th 32-bit word
HW prefix:
|
mf_tx_data_reg10
|
HW address:
|
0x65
|
C prefix:
|
TX_DATA_REG10
|
C offset:
|
0x194
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG10[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG10[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG10[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG10[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG10
[read/write]: reg10
10th 32-bit word
HW prefix:
|
mf_tx_data_reg11
|
HW address:
|
0x66
|
C prefix:
|
TX_DATA_REG11
|
C offset:
|
0x198
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG11[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG11[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG11[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG11[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG11
[read/write]: reg11
11th 32-bit word
HW prefix:
|
mf_tx_data_reg12
|
HW address:
|
0x67
|
C prefix:
|
TX_DATA_REG12
|
C offset:
|
0x19c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG12[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG12[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG12[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG12[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG12
[read/write]: reg12
12th 32-bit word
HW prefix:
|
mf_tx_data_reg13
|
HW address:
|
0x68
|
C prefix:
|
TX_DATA_REG13
|
C offset:
|
0x1a0
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG13[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG13[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG13[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG13[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG13
[read/write]: reg13
13th 32-bit word
HW prefix:
|
mf_tx_data_reg14
|
HW address:
|
0x69
|
C prefix:
|
TX_DATA_REG14
|
C offset:
|
0x1a4
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG14[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG14[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG14[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG14[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG14
[read/write]: reg14
14th 32-bit word
HW prefix:
|
mf_tx_data_reg15
|
HW address:
|
0x6a
|
C prefix:
|
TX_DATA_REG15
|
C offset:
|
0x1a8
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG15[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG15[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG15[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG15[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG15
[read/write]: reg15
15th 32-bit word
HW prefix:
|
mf_tx_data_reg16
|
HW address:
|
0x6b
|
C prefix:
|
TX_DATA_REG16
|
C offset:
|
0x1ac
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG16[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG16[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG16[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG16[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG16
[read/write]: reg16
16th 32-bit word
HW prefix:
|
mf_tx_data_reg17
|
HW address:
|
0x6c
|
C prefix:
|
TX_DATA_REG17
|
C offset:
|
0x1b0
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG17[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG17[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG17[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG17[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG17
[read/write]: reg17
17th 32-bit word
HW prefix:
|
mf_tx_data_reg18
|
HW address:
|
0x6d
|
C prefix:
|
TX_DATA_REG18
|
C offset:
|
0x1b4
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG18[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG18[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG18[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG18[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG18
[read/write]: reg18
18th 32-bit word
HW prefix:
|
mf_tx_data_reg19
|
HW address:
|
0x6e
|
C prefix:
|
TX_DATA_REG19
|
C offset:
|
0x1b8
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG19[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG19[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG19[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG19[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG19
[read/write]: reg19
19th 32-bit word
HW prefix:
|
mf_tx_data_reg20
|
HW address:
|
0x6f
|
C prefix:
|
TX_DATA_REG20
|
C offset:
|
0x1bc
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG20[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG20[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG20[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG20[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG20
[read/write]: reg20
20th 32-bit word
HW prefix:
|
mf_tx_data_reg21
|
HW address:
|
0x70
|
C prefix:
|
TX_DATA_REG21
|
C offset:
|
0x1c0
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG21[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG21[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG21[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG21[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG21
[read/write]: reg21
21th 32-bit word
HW prefix:
|
mf_tx_data_reg22
|
HW address:
|
0x71
|
C prefix:
|
TX_DATA_REG22
|
C offset:
|
0x1c4
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG22[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG22[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG22[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG22[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG22
[read/write]: reg22
22th 32-bit word
HW prefix:
|
mf_tx_data_reg23
|
HW address:
|
0x72
|
C prefix:
|
TX_DATA_REG23
|
C offset:
|
0x1c8
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG23[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG23[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG23[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG23[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG23
[read/write]: reg23
23th 32-bit word
HW prefix:
|
mf_tx_data_reg24
|
HW address:
|
0x73
|
C prefix:
|
TX_DATA_REG24
|
C offset:
|
0x1cc
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG24[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG24[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG24[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG24[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG24
[read/write]: reg24
24th 32-bit word
HW prefix:
|
mf_tx_data_reg25
|
HW address:
|
0x74
|
C prefix:
|
TX_DATA_REG25
|
C offset:
|
0x1d0
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG25[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG25[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG25[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG25[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG25
[read/write]: reg25
25th 32-bit word
HW prefix:
|
mf_tx_data_reg26
|
HW address:
|
0x75
|
C prefix:
|
TX_DATA_REG26
|
C offset:
|
0x1d4
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG26[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG26[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG26[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG26[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG26
[read/write]: reg26
26th 32-bit word
HW prefix:
|
mf_tx_data_reg27
|
HW address:
|
0x76
|
C prefix:
|
TX_DATA_REG27
|
C offset:
|
0x1d8
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG27[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG27[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG27[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG27[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG27
[read/write]: reg27
27th 32-bit word
HW prefix:
|
mf_tx_data_reg28
|
HW address:
|
0x77
|
C prefix:
|
TX_DATA_REG28
|
C offset:
|
0x1dc
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG28[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG28[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG28[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG28[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG28
[read/write]: reg28
28th 32-bit word
HW prefix:
|
mf_tx_data_reg29
|
HW address:
|
0x78
|
C prefix:
|
TX_DATA_REG29
|
C offset:
|
0x1e0
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG29[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG29[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG29[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG29[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG29
[read/write]: reg29
29th 32-bit word
HW prefix:
|
mf_tx_data_reg30
|
HW address:
|
0x79
|
C prefix:
|
TX_DATA_REG30
|
C offset:
|
0x1e4
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG30[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG30[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG30[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG30[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG30
[read/write]: reg30
30th 32-bit word
HW prefix:
|
mf_tx_data_reg31
|
HW address:
|
0x7a
|
C prefix:
|
TX_DATA_REG31
|
C offset:
|
0x1e8
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG31[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG31[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG31[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG31[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG31
[read/write]: reg31
31th 32-bit word
HW prefix:
|
mf_tx_data_reg32
|
HW address:
|
0x7b
|
C prefix:
|
TX_DATA_REG32
|
C offset:
|
0x1ec
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG32[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG32[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG32[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG32[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG32
[read/write]: reg32
32th 32-bit word
HW prefix:
|
mf_tx_data_reg33
|
HW address:
|
0x7c
|
C prefix:
|
TX_DATA_REG33
|
C offset:
|
0x1f0
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG33[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG33[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG33[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG33[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG33
[read/write]: reg 33
33rd 32-bit word
HW prefix:
|
mf_tx_data_reg34
|
HW address:
|
0x7d
|
C prefix:
|
TX_DATA_REG34
|
C offset:
|
0x1f4
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG34[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG34[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG34[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG34[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG34
[read/write]: reg34
34th 32-bit word
HW prefix:
|
mf_tx_data_reg35
|
HW address:
|
0x7e
|
C prefix:
|
TX_DATA_REG35
|
C offset:
|
0x1f8
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG35[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG35[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG35[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG35[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG35
[read/write]: reg35
35th 32-bit word
HW prefix:
|
mf_tx_data_reg36
|
HW address:
|
0x7f
|
C prefix:
|
TX_DATA_REG36
|
C offset:
|
0x1fc
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG36[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG36[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG36[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG36[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG36
[read/write]: reg36
36th 32-bit word
HW prefix:
|
mf_tx_data_reg37
|
HW address:
|
0x80
|
C prefix:
|
TX_DATA_REG37
|
C offset:
|
0x200
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG37[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG37[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG37[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG37[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG37
[read/write]: reg37
37th 32-bit word
HW prefix:
|
mf_tx_data_reg38
|
HW address:
|
0x81
|
C prefix:
|
TX_DATA_REG38
|
C offset:
|
0x204
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG38[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG38[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG38[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG38[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG38
[read/write]: reg38
38th 32-bit word
HW prefix:
|
mf_tx_data_reg39
|
HW address:
|
0x82
|
C prefix:
|
TX_DATA_REG39
|
C offset:
|
0x208
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG39[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG39[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG39[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG39[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG39
[read/write]: reg39
39th 32-bit word
HW prefix:
|
mf_tx_data_reg40
|
HW address:
|
0x83
|
C prefix:
|
TX_DATA_REG40
|
C offset:
|
0x20c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG40[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG40[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG40[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG40[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG40
[read/write]: reg40
40th 32-bit word
HW prefix:
|
mf_tx_data_reg41
|
HW address:
|
0x84
|
C prefix:
|
TX_DATA_REG41
|
C offset:
|
0x210
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG41[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG41[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG41[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG41[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG41
[read/write]: reg41
41th 32-bit word
HW prefix:
|
mf_tx_data_reg42
|
HW address:
|
0x85
|
C prefix:
|
TX_DATA_REG42
|
C offset:
|
0x214
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG42[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG42[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG42[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG42[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG42
[read/write]: reg42
42nd 32-bit word
HW prefix:
|
mf_tx_data_reg43
|
HW address:
|
0x86
|
C prefix:
|
TX_DATA_REG43
|
C offset:
|
0x218
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG43[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG43[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG43[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG43[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG43
[read/write]: reg43
43rd 32-bit word
HW prefix:
|
mf_tx_data_reg44
|
HW address:
|
0x87
|
C prefix:
|
TX_DATA_REG44
|
C offset:
|
0x21c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG44[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG44[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG44[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG44[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG44
[read/write]: reg44
44th 32-bit word
HW prefix:
|
mf_tx_data_reg45
|
HW address:
|
0x88
|
C prefix:
|
TX_DATA_REG45
|
C offset:
|
0x220
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG45[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG45[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG45[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG45[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG45
[read/write]: reg45
45th 32-bit word
HW prefix:
|
mf_tx_data_reg46
|
HW address:
|
0x89
|
C prefix:
|
TX_DATA_REG46
|
C offset:
|
0x224
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG46[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG46[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG46[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG46[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG46
[read/write]: reg46
46th 32-bit word
HW prefix:
|
mf_tx_data_reg47
|
HW address:
|
0x8a
|
C prefix:
|
TX_DATA_REG47
|
C offset:
|
0x228
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG47[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG47[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG47[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG47[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG47
[read/write]: reg47
47th 32-bit word
HW prefix:
|
mf_tx_data_reg48
|
HW address:
|
0x8b
|
C prefix:
|
TX_DATA_REG48
|
C offset:
|
0x22c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG48[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG48[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG48[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG48[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG48
[read/write]: reg48
48th 32-bit word
HW prefix:
|
mf_tx_data_reg49
|
HW address:
|
0x8c
|
C prefix:
|
TX_DATA_REG49
|
C offset:
|
0x230
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG49[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG49[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG49[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG49[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG49
[read/write]: reg49
49th 32-bit word
HW prefix:
|
mf_tx_data_reg50
|
HW address:
|
0x8d
|
C prefix:
|
TX_DATA_REG50
|
C offset:
|
0x234
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG50[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG50[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG50[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG50[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG50
[read/write]: reg50
50th 32-bit word
HW prefix:
|
mf_tx_data_reg51
|
HW address:
|
0x8e
|
C prefix:
|
TX_DATA_REG51
|
C offset:
|
0x238
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG51[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG51[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG51[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG51[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG51
[read/write]: reg51
51st 32-bit word
HW prefix:
|
mf_tx_data_reg52
|
HW address:
|
0x8f
|
C prefix:
|
TX_DATA_REG52
|
C offset:
|
0x23c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG52[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG52[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG52[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG52[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG52
[read/write]: reg52
52nd 32-bit word
HW prefix:
|
mf_tx_data_reg53
|
HW address:
|
0x90
|
C prefix:
|
TX_DATA_REG53
|
C offset:
|
0x240
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG53[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG53[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG53[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG53[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG53
[read/write]: reg53
53rd 32-bit word
HW prefix:
|
mf_tx_data_reg54
|
HW address:
|
0x91
|
C prefix:
|
TX_DATA_REG54
|
C offset:
|
0x244
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG54[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG54[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG54[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG54[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG54
[read/write]: reg54
54th 32-bit word
HW prefix:
|
mf_tx_data_reg55
|
HW address:
|
0x92
|
C prefix:
|
TX_DATA_REG55
|
C offset:
|
0x248
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG55[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG55[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG55[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG55[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG55
[read/write]: reg55
55th 32-bit word
HW prefix:
|
mf_tx_data_reg56
|
HW address:
|
0x93
|
C prefix:
|
TX_DATA_REG56
|
C offset:
|
0x24c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG56[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG56[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG56[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG56[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG56
[read/write]: reg56
56th 32-bit word
HW prefix:
|
mf_tx_data_reg57
|
HW address:
|
0x94
|
C prefix:
|
TX_DATA_REG57
|
C offset:
|
0x250
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG57[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG57[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG57[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG57[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG57
[read/write]: reg57
57th 32-bit word
HW prefix:
|
mf_tx_data_reg58
|
HW address:
|
0x95
|
C prefix:
|
TX_DATA_REG58
|
C offset:
|
0x254
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG58[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG58[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG58[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG58[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG58
[read/write]: reg58
58th 32-bit word
HW prefix:
|
mf_tx_data_reg59
|
HW address:
|
0x96
|
C prefix:
|
TX_DATA_REG59
|
C offset:
|
0x258
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG59[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG59[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG59[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG59[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG59
[read/write]: reg59
59th 32-bit word
HW prefix:
|
mf_tx_data_reg60
|
HW address:
|
0x97
|
C prefix:
|
TX_DATA_REG60
|
C offset:
|
0x25c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG60[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG60[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG60[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG60[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG60
[read/write]: reg60
60th 32-bit word
HW prefix:
|
mf_tx_data_reg61
|
HW address:
|
0x98
|
C prefix:
|
TX_DATA_REG61
|
C offset:
|
0x260
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG61[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG61[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG61[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG61[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG61
[read/write]: reg61
61st 32-bit word
HW prefix:
|
mf_tx_data_reg62
|
HW address:
|
0x99
|
C prefix:
|
TX_DATA_REG62
|
C offset:
|
0x264
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG62[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG62[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG62[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG62[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG62
[read/write]: reg62
62nd 32-bit word
HW prefix:
|
mf_tx_data_reg63
|
HW address:
|
0x9a
|
C prefix:
|
TX_DATA_REG63
|
C offset:
|
0x268
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG63[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG63[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG63[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG63[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG63
[read/write]: reg63
63rd 32-bit word
HW prefix:
|
mf_tx_data_reg64
|
HW address:
|
0x9b
|
C prefix:
|
TX_DATA_REG64
|
C offset:
|
0x26c
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG64[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG64[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG64[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG64[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG64
[read/write]: reg64
64th 32-bit word
HW prefix:
|
mf_tx_data_reg65
|
HW address:
|
0x9c
|
C prefix:
|
TX_DATA_REG65
|
C offset:
|
0x270
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG65[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG65[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG65[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG65[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG65
[read/write]: reg65
65th 32-bit word
HW prefix:
|
mf_tx_data_reg66
|
HW address:
|
0x9d
|
C prefix:
|
TX_DATA_REG66
|
C offset:
|
0x274
|
32 bits of the received frame
31
|
30
|
29
|
28
|
27
|
26
|
25
|
24
|
TX_DATA_REG66[31:24]
|
|
|
|
|
|
|
|
23
|
22
|
21
|
20
|
19
|
18
|
17
|
16
|
TX_DATA_REG66[23:16]
|
|
|
|
|
|
|
|
15
|
14
|
13
|
12
|
11
|
10
|
9
|
8
|
TX_DATA_REG66[15:8]
|
|
|
|
|
|
|
|
7
|
6
|
5
|
4
|
3
|
2
|
1
|
0
|
TX_DATA_REG66[7:0]
|
|
|
|
|
|
|
|
-
TX_DATA_REG66
[read/write]: reg66
66th 32-bit word