• Lucas Russo's avatar
    hdl/modules/*/wb_acq_core: add simple differente counter module · 96971b2c
    Lucas Russo authored
    This module could be used to measure the difference between writes
    from the APP and the WDF DDR3 interfaces, as we can't have more
    than 2 clock cycles delay after the APP command has been issued.
    See ug586, Zynq-7000 SoC and 7 Series Devices Memory Interface
    Solutuions, page 156.
    96971b2c
acq_2_diff_cnt.vhd 4.53 KB